## Preliminary Technical Information

FEATURES
Fast 12-Bit ADC with $1.4 \mu \mathrm{~s}$ Conversion Time
Up to 600 kSPS Throughput Rate (Mode A)
Single Supply Operation
On-Chip Track/Hold Amplifier
Selection of Input Ranges:
$\pm 10 \mathrm{~V}$ or $\pm 5 \mathrm{~V}$ for AD7889-1
0 V to +2.5 V or 0 V to +5 V for AD7889-2
$\pm 2.5 \mathrm{~V}$ for AD7889-3
High Speed Serial Interface
Low Power, 60 mW typ

FUNCTIONAL BLOCK DIAGRAM

## PRODUCT HIGHLIGHTS

1. The AD7889 features a conversion time of $1.4 \mu \mathrm{~s}$ (Mode A) and a track/hold acquisition time of 300 ns . This allows a throughput rate for the part up to 600 kSPS . Modes C and D can be used to allow a throughput rate of 500 kSPS .
2. The AD7889 operates from a single +5 V supply and consumes 60 mW typ making it ideal for low power and portable applications.
3. The part offers a high speed, serial interface for easy connection to microprocessors, microcontrollers and digital signal processors.


REV. B
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

## GENERAL DESCRIPTION

The AD7889 is a high speed, low power, 12-bit A/D converter that operates from a single +5 V supply. The part contains a successive approximation ADC, an on-chip track/hold amplifier, an internal +2.5 V reference and on-chip versatile interface structures that allows serial communication to a microprocessor in a variety of operating modes. The part accepts an analog input range of $\pm 10 \mathrm{~V}$ or $\pm 5 \mathrm{~V}$ (AD7889-1), 0 V to +2.5 V or 0 V to $+5 \mathrm{~V}(\mathrm{AD} 7889-2)$ and $\pm 2.5 \mathrm{~V}$
(AD7889-3). Overvoltage protection on the analog inputs for the AD7889-1 and AD7889-3 allows the input voltage to go to $\pm 17 \mathrm{~V}$ or $\pm 7 \mathrm{~V}$ respectively without damaging the ports.
The AD7889 offers a choice of serial interface modes which allows direct connection to the serial ports of microcontrollers and digital signal processors.
In addition to the traditional dc accuracy specifications such as linearity, full-scale and offset errors, the part is also specified for dynamic performance parameters including harmonic distortion and signal-to-noise ratio.
The AD7889 is fabricated in Analog Devices' Linear Compatible CMOS (LC ${ }^{2}$ MOS) process, a mixed technology process that combines precision bipolar circuits with low power CMOS logic. It is available in a 16 -pin, SSOP.
© Analog Devices, Inc., 1996

One Technology Way, P.O. Box 9106, Norwood, MA. 02062-9106, U.S.A. Tel: 617/329-4700


# AD7889_SPECIFICATUNS ${ }^{\left(V_{D D}=+5 \mathrm{~V} \pm 5 \%, ~ A G N D\right.}=\operatorname{DGND}=0 \mathrm{~V}$, REF $\operatorname{IN}=+2.5 \mathrm{~V}$. All specifications $\mathrm{T}_{\text {MN }}$ to $\mathrm{T}_{\text {max }}$ unless otherwise noted.) 

| Parameter | A Versions ${ }^{1}$ | B Versions | S Version ${ }^{2}$ | Units | Test Conditions/Comment |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> AD7889-1, AD7889-2 <br> Signal to (Noise + Distortion) Ratio ${ }^{3}$ <br> Total Harmonic Distortion ${ }^{3}$ <br> Peak Harmonic or Spurious Noise ${ }^{3}$ <br> Intermodulation Distortion ${ }^{3}$ <br> 2nd Order Terms <br> 3rd Order Terms <br> AD7889-3 <br> Signal to (Noise + Distortion) Ratio ${ }^{3}$ <br> Total Harmonic Distortion ${ }^{3}$ <br> Peak Harmonic or Spurious Noise ${ }^{3}$ Intermodulation Distortion ${ }^{3}$ <br> 2nd Order Terms <br> 3rd Order Terms | $\begin{aligned} & 70 \\ & -80 \\ & -81 \\ & -80 \\ & -80 \\ & 70 \\ & 70 \\ & -78 \\ & -79 \\ & -78 \\ & -78 \end{aligned}$ | $\begin{aligned} & 70 \\ & -80 \\ & -81 \\ & -80 \\ & -80 \\ & 70 \\ & 70 \\ & -78 \\ & -79 \\ & -78 \\ & -78 \end{aligned}$ | $\begin{aligned} & 70 \\ & -78 \\ & -79 \\ & -78 \\ & -78 \end{aligned}$ | dB min <br> dB max <br> dB max <br> dB max <br> dB max <br> dB min <br> dB max <br> dB max <br> dB max <br> dB max | $\begin{aligned} & \mathrm{f}_{\mathrm{IN}}=100 \mathrm{kHz} \cdot \mathrm{f}_{\mathrm{SAMPLE}}=500 \mathrm{kSPS} \\ & \mathrm{fa}=49 \mathrm{kHz}, \mathrm{fb}=50 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{IN}}=100 \mathrm{kHz} \cdot \mathrm{f}_{\mathrm{SAMPLE}}=600 \mathrm{kSPS} \\ & \mathrm{fa}=49 \mathrm{kHz}, \mathrm{fb}=50 \mathrm{kHz} \end{aligned}$ |
| DC ACCURACY <br> Resolution <br> Minimum Resolution for Which No <br> Missing Codes Are Guaranteed <br> Relative Accuracy ${ }^{3}$ <br> Differential Nonlinearity ${ }^{3}$ <br> Positive Full-Scale Error ${ }^{3}$ <br> AD7889-1 <br> Negative Full-Scale Error ${ }^{3}$ <br> Bipolar Zero Error ${ }^{3}$ <br> AD7889-3 <br> Negative Full-Scale Error ${ }^{3}$ <br> Bipolar Zero Error ${ }^{3}$ <br> AD7889-2 Only <br> Unipolar Offset Error ${ }^{3}$ | 12 <br> 12 <br> $\pm 4$ <br> $\pm 4$ <br> $\pm 3$ <br> $\pm 4$ <br> $\pm 4$ <br> $\pm 4$ | 12 <br> 12 <br> $\pm 1$ <br> $\pm 1$ <br> $\pm 4$ <br> $\pm 4$ <br> $\pm 2$ <br> $\pm 4$ <br> $\pm 3$ <br> $\pm 3$ | 12 <br> 12 <br> $\pm 1$ <br> $\pm 1$ <br> $\pm 5$ <br> $\pm 5$ <br> $\pm 3$ <br> $\pm 4$ | Bits <br> Bits <br> LSB max <br> LSB max <br> LSB max <br> LSB max <br> LSB max <br> LSB max <br> LSB max <br> LSB max |  |
| ANALOG INPUT <br> AD7889-1 <br> Input Voltage Range <br> Input Voltage Range <br> Input Resistance <br> AD7889-2 <br> Input Voltage Range on $\mathrm{V}_{\text {IN } 1}$ <br> Input Voltage Range on $\mathrm{V}_{\text {IN } 1}$ <br> Input Current <br> AD7889-3 <br> Input Voltage Range on $\mathrm{V}_{\text {IN } 1}$ <br> Input Resistance | $\begin{aligned} & \pm 10 \\ & \pm 5 \\ & 25 \\ & 0 \text { to }+5 \\ & 0 \text { to }+2.5 \\ & 10 \\ & \pm 2.5 \\ & 2 \end{aligned}$ | $\begin{aligned} & \pm 10 \\ & \pm 5 \\ & 25 \\ & 0 \text { to }+5 \\ & 0 \text { to }+2.5 \\ & 10 \\ & \pm 2.5 \\ & 2 \end{aligned}$ | $\begin{aligned} & \pm 10 \\ & \pm 5 \\ & 25 \\ & 0 \text { to }+5 \\ & 0 \text { to }+2.5 \\ & 50 \end{aligned}$ | Volts <br> Volts <br> $\mathrm{k} \Omega$ min <br> Volts <br> Volts <br> nA max <br> Volts <br> $\mathrm{k} \Omega$ min | Input Applied to $\mathrm{V}_{\mathrm{IN} 1}$ with $\mathrm{V}_{\mathrm{IN} 2}$ Grounded <br> Input Applied to $\mathrm{V}_{\text {IN1 }}$ and $\mathrm{V}_{\text {IN2 }}$ <br> Input Applied to $\mathrm{V}_{\mathrm{IN} 1}$ with $\mathrm{V}_{\mathrm{IN} 2}$ Grounded <br> Input Applied to $\mathrm{V}_{\mathrm{IN} 1}$ with $\mathrm{V}_{\mathrm{IN} 2}$ Grounded Input Applied to $\mathrm{V}_{\text {IN } 1}$ and $\mathrm{V}_{\mathrm{IN} 2}$ <br> Input Applied to $\mathrm{V}_{\text {IN } 1}$ |
| REFERENCE OUTPUT/INPUT <br> VREF Input Voltage Range <br> Input Impedance <br> Input Capacitance ${ }^{4}$ <br> VREF Output Voltage <br> VREF Error @ $+25^{\circ} \mathrm{C}$ <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ <br> VREF Temperature Coefficient <br> VREF Output Impedance | $\begin{aligned} & 2.375 / 2.625 \\ & 1.6 \\ & 10 \\ & 2.5 \\ & \pm 10 \\ & \pm 20 \\ & 25 \\ & 5.5 \end{aligned}$ | $\begin{aligned} & 2.375 / 2.625 \\ & 1.6 \\ & 10 \\ & 2.5 \\ & \pm 10 \\ & \pm 20 \\ & 25 \\ & 5.5 \end{aligned}$ | $\begin{aligned} & 2.375 / 2.625 \\ & 1.6 \\ & 10 \\ & 2.5 \\ & \pm 10 \\ & \pm 25 \\ & 25 \\ & 5.5 \end{aligned}$ | $\mathrm{V} \min / \mathrm{V} \max$ $\mathrm{k} \Omega$ min pF max V nom mV max $m V \max$ $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ typ $\mathrm{k} \Omega$ nom | $2.5 \mathrm{~V} \pm 5 \%$ <br> Resistor Connected to Internal Reference Node |
| LOGIC INPUTS <br> Input High Voltage, $\mathrm{V}_{\text {INH }}$ Input Low Voltage, $\mathrm{V}_{\text {INL }}$ Input Current, $\mathrm{I}_{\mathrm{IN}}$ Input Capacitance, $\mathrm{C}_{\mathrm{IN}}{ }^{4}$ | $\begin{aligned} & 2.4 \\ & 0.8 \\ & \pm 10 \\ & 10 \end{aligned}$ | $\begin{aligned} & 2.4 \\ & 0.8 \\ & \pm 10 \\ & 10 \end{aligned}$ | $\begin{aligned} & 2.4 \\ & 0.8 \\ & \pm 10 \\ & 10 \end{aligned}$ | V min <br> $\mathrm{V} \max$ <br> $\mu \mathrm{A}$ max <br> pF max | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 5 \% \\ & \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 5 \% \\ & \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{DD}} \end{aligned}$ |

Preliminary Technical Information
AD7889

| Parameter | A Versions ${ }^{1}$ | B Versions | S Version ${ }^{2}$ | Units | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| LOGIC OUTPUTS Output High Voltage, $\mathrm{V}_{\mathrm{OH}}$ Output Low Voltage, $\mathrm{V}_{\mathrm{OL}}$ Floating-State Leakage Current Floating-State Capacitance ${ }^{4}$ Output Coding www.datasin AD889-1 and AD7889-3 AD7889-2 | $\begin{aligned} & 4.0 \\ & 0.4 \\ & \pm 10 \\ & 15 \end{aligned}$ 2s C <br> Straight | $\begin{aligned} & 4.0 \\ & 0.4 \\ & \pm 10 \\ & 15 \\ & \text { mplement } \\ & \text { Natural) Binar } \end{aligned}$ | $\begin{aligned} & 4.0 \\ & 0.4 \\ & \pm 10 \\ & 15 \end{aligned}$ | V min <br> V max <br> $\mu \mathrm{A}$ max <br> pF max | $\begin{aligned} & \mathrm{I}_{\text {SOURCE }}=200 \mu \mathrm{~A} \\ & \mathrm{I}_{\text {SINK }}=1.6 \mathrm{~mA} \end{aligned}$ |
| CONVERSION RATE <br> Conversion Time <br> Conversion Time <br> Conversion Time <br> Track/Hold Acquisition Time ${ }^{3}$ | $\begin{aligned} & 1.4 \\ & 1.6 \\ & 2.4 \\ & 0.3 \end{aligned}$ | $\begin{aligned} & 1.4 \\ & 1.6 \\ & 2.4 \\ & 0.3 \end{aligned}$ |  | $\mu \mathrm{s} \max$ <br> $\mu \mathrm{s} \max$ <br> us max <br> $\mu \mathrm{s}$ max | Mode A <br> Modes C and D <br> Mode B <br> All Modes |
| POWER REQUIREMENTS <br> $V_{D D}$ <br> $\mathrm{I}_{\mathrm{DD}}{ }^{3}$ <br> Normal Operation <br> Standby Mode ${ }^{6}$ AD7889-1, AD7889-2 AD7889-3 <br> Power Dissipation ${ }^{5}$ <br> Normal Operation Standby Mode ${ }^{6}$ AD7889-1, AD7889-2 AD7889-3 | $+5$ <br> 18 <br> 250 <br> 40 <br> 90 $\begin{aligned} & 1.25 \\ & 200 \end{aligned}$ | $\begin{aligned} & +5 \\ & 18 \\ & 250 \\ & 40 \\ & \\ & 90 \\ & \\ & 1.25 \\ & 200 \\ & \hline \end{aligned}$ | $+5$ <br> 19 <br> 15 <br> 95 $0.075$ | V nom <br> $m A \max$ <br> $\mu \mathrm{A}$ typ <br> $\mu \mathrm{A}$ max <br> $m W$ max <br> mW typ <br> $\mu \mathrm{W}$ max | $\pm 5 \%$ for Specified Performance <br> $\mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V}$. Typically 60 mW <br> $\mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V}$. Typically $50 \mu \mathrm{~W}$ |

## NOTES

${ }^{1}$ Temperature ranges are as follows: A, B Versions: $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$; S Version: $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.
${ }^{2}$ S Version available on AD7889-1 and AD7889-2 only.
${ }^{3}$ See Terminology.
${ }^{4}$ Sample tested @ $+25^{\circ} \mathrm{C}$ to ensure compliance.
${ }^{5}$ These normal mode and standby mode currents are achieved with resistors (in the range $10 \mathrm{k} \Omega$ to $100 \mathrm{k} \Omega$ ) to either DGND or $\mathrm{V}_{\mathrm{DD}}$ on Pins x , x , x and x .
${ }^{6}$ A conversion should not be initiated on the part within $30 \mu \mathrm{~s}$ of exiting standby mode.
Specifications subject to change without notice.

## ABSOLUTE MAXIMUM RATINGS*

( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)
$\mathrm{V}_{\mathrm{DD}}$ to AGND . . . . . . . . . . . . . . . . . . . . . . . . -0.3 V to +7 V
$\mathrm{V}_{\mathrm{DD}}$ to DGND . . . . . . . . . . . . . . . . . . . . . . -0.3 V to +7 V
Analog Input Voltage to AGND
AD7889-1 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $\pm 17$ V
AD7889-2 ............................................ . . +7 V
AD7889-3 .............................................. . . $\pm 7$ V
Reference Input Voltage to AGND . . -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$
Digital Input Voltage to DGND . . . . -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$
Digital Output Voltage to DGND ... -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$
Operating Temperature Range
Commercial (A, B Versions) . . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Extended (S Version) . . . . . . . . . . . . . . . $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Storage Temperature Range . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

Junction Temperature . . . . . . . . . . . . . . . . . . . . . . . . . $+150^{\circ} \mathrm{C}$
SSOP Package, Power Dissipation. ............... . 450 mW
$\theta_{\mathrm{JA}}$ Thermal Impedance . . . . . . . . . . . . . . . . . . . . . $75^{\circ} \mathrm{C} / \mathrm{W}$
Lead Temperature, Soldering
Vapor Phase ( 60 sec ) . . . . . . . . . . . . . . . . . . . . . . . $+215^{\circ} \mathrm{C}$
Infrared (15 sec) . . . . . . . . . . . . . . . . . . . . . . . . . $+220^{\circ} \mathrm{C}$
*Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

AD7889
TIMING CHARACTERISTICS ${ }^{1,2}{ }^{2}\left(\mathrm{~V}_{\mathrm{DO}}=+5 \mathrm{~V} \pm 5 \%, \operatorname{AGND}=\mathrm{OGND}=0 \mathrm{~V}\right.$, REF IN $\left.=+2.5 \mathrm{~V}\right)$

| Parameter | A, B <br> Versions | S <br> Version | Units | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{CONV}}$ | 1.4 |  | $\mu \mathrm{s}$ max | Conversion Time for AD7889 (Mode A) |
|  | 1.6 | 1.6 | $\mu \mathrm{s}$ max | Conversion Time for AD7889 (Modes C \&D) |
| $\mathrm{t}_{\mathrm{ACQ}}$ | 300 |  | $n \mathrm{n}$ min | Acquisition Time for AD7889 |
| Serial Interface |  |  |  |  |
| $\mathrm{t}_{1}{ }^{3}$ | 20 | 20 | ns min | SCLK Rising Edge to Data Valid Hold Time |
| $\mathrm{t}_{2}{ }^{3}$ | 30 | 35 | ns min | RFS Low to SCLK Falling Edge Setup Time |
| $\mathrm{t}_{3}$ | 25 | 25 | ns min | SCLK High Pulse Width |
| $\mathrm{t}_{4}$ | 25 | 25 | ns min | SCLK Low Pulse Width |
| $\mathrm{t}_{5}$ | XX | XX | ns min | CONVST High to SCLK Falling Edge |
| $\mathrm{t}_{6}$ | 20 | 20 | ns min | SCLK Rising Edge to RFS Rinsing Edge |
| $\mathrm{t}_{8}$ | 25 | 25 | ns max | SCLK High Pulse Width (Mode B) |
| $\mathrm{t}_{9}$ | 25 | 25 | $n \mathrm{nmin}$ | SCLK Low Pulse Width (Mode B) |
| $\mathrm{t}_{10}$ | XX | XX | ns min | CONVST High to RFS Falling Edge |

NOTES
${ }^{1}$ Sample tested at $+25^{\circ} \mathrm{C}$ to ensure compliance. All input signals are measured with $\mathrm{tr}=\mathrm{tf}=1 \mathrm{~ns}(10 \%$ to $90 \%$ of $+5 \mathrm{~V})$ and timed from a voltage level of +1.6 V .
${ }^{2}$ See Figures 2a-2d.
${ }^{3}$ Measured with the load circuit of Figure 1 and defined as the time required for an output to cross 0.8 V or 2.4 V .
Specifications subject to change without notice.


Figure 1. Load Circuit for Access Time and Bus Relinquish Time

## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD7889 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

## Preliminary Technical Information

AD7889
ORDERING GUIDE

| Model | Input Range | Sample <br> Rate | Relative <br> Accuracy | Temperature Range | Package Option ${ }^{1}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| AD7889ARS-1 | $\pm 5 \mathrm{~V}$ or $\pm 10 \mathrm{~V}$ | 600 kSPS |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | RS-16 |
| AD7889BRS-1 | $\pm 5 \mathrm{~V}$ or $\pm 10 \mathrm{~V}$ | 600 kSPS | $\pm 1$ LSB | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | RS-16 |
| AD7889ARS-2 | $\begin{aligned} & 0 \mathrm{~V} \text { to } 2.5 \mathrm{~V} \text { or } \\ & 0 \mathrm{~V} \text { to } 5 \mathrm{~V} \end{aligned}$ | 500 kSPS |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | RS-16 |
| AD7889ARS-3 | $\pm 2.5 \mathrm{~V}$ | 500 kSPS | $\pm 1$ LSB | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | RS-16 |
| EVAL-AD7889-1CB ${ }^{2}$ | Evaluation Board |  |  |  |  |
| EVAL-AD7889-2CB ${ }^{2}$ | Evaluation Board |  |  |  |  |
| EVAL-AD7889-3CB ${ }^{2}$ | Evaluation Board |  |  |  |  |
| EVAL-CONTROL BOARD ${ }^{3}$ | Controller Board |  |  |  |  |

## NOTES

## ${ }^{1}$ R S = SSOP.

${ }^{2}$ These boards can be used as stand-alone evaluation boards or in conjunction with the EVAL-CONTROL BOARD for evaluation/demonstration purposes. ${ }^{3}$ This board is a complete unit allowing a PC to control and communicate with all Analog Devices' evaluation boards ending in the CB designators.

PIN CONFIGURATION
SSOP


## PIN FUNCTION DESCRIPTION

| $\begin{aligned} & \text { Pin } \\ & \text { No. } \end{aligned}$ | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | ( $\mathrm{V}_{\text {IN2 }}$ | Analog Input 2. For the AD7889-1, this input either connects to AGND or to $\mathrm{V}_{\mathrm{IN} 1}$ to determine the analog input voltage range. With $\mathrm{V}_{\text {IN } 2}$ connected to AGND on the AD7889-1, the analog input range at the $\mathrm{V}_{\mathrm{IN} 1}$ input is $\pm 10 \mathrm{~V}$. With $\mathrm{V}_{\mathrm{IN} 2}$ connected to $\mathrm{V}_{\mathrm{IN} 1}$ on the $\mathrm{AD} 7889-1$, the analog input range to the part is $\pm 5 \mathrm{~V}$. <br> With $\mathrm{V}_{\mathrm{IN} 2}$ connected to AGND on the AD7889-2, the analog input range at the $\mathrm{V}_{\mathrm{IN} 1}$ input is 0 V to +5 V . With $\mathrm{V}_{\mathrm{IN} 2}$ connected to $\mathrm{V}_{\mathrm{IN} 1}$ on the $\mathrm{AD} 7889-2$, the analog input range to the part is 0 V to +2.5 V . <br> For theAD7889-3, this input can be left unconnected but must not be connected to a potential other than AGND. |
| 2 | $\mathrm{V}_{\text {IN1 }}$ | Analog Input 1. The analog input voltage to be converted by the AD7889 is applied to this input. For the AD7889-1, the input voltage range is either $\pm 5 \mathrm{~V}$ or $\pm 10 \mathrm{~V}$ depending on where the $\mathrm{V}_{\text {IN2 }}$ input is connected. For the AD7889-2, the voltage range on the $\mathrm{V}_{\mathrm{IN} 1}$ input is 0 V to +2.5 V or 0 V to +5 V with respect to the voltage appearing at the $\mathrm{V}_{\mathrm{IN} 2}$ input. For the $\mathrm{AD} 7889-3$, the voltage range on the $\mathrm{V}_{\mathrm{IN} 1}$ input is $\pm 2.5 \mathrm{~V}$. |
| 3 | $\mathrm{AV}_{\mathrm{DD}}$ | Positive supply voltage, $+5 \mathrm{~V} \pm 5 \%$. |
| 4 | VREF | Voltage Reference Input. An external reference source should be connected to this pin to provide the reference voltage for the AD7889s conversion process. The nominal reference voltage for the AD7889 is 2.5 V . |
| 5 | AGND | Analog Ground. Ground reference for analog circuitry. |
| 6 | STANDBY | Standby Input. Logic Input. With this input at a logic high, the part is in its normal operating mode; with this input at a logic low the part is placed in its standby or power-down mode, which reduces power comsumption to 5 mW typical. |
| 7 | RFS | Receive Frame Synchronization. Digital Output. This signal goes low for the duration of valid output data. |
| 8 | SDATA | Serial Data. Logic Output. Serial data is provided on this pin when RFS is low. |
| 9 | SCLK | Serial Clock. Logic Input/Output. This pin is used to clock serial data from the AD7889. The pin can be either an input or an output depending on which interface mode is used. The interface mode is selected by the $16 / 14 \mathrm{~B}$ and CONTCLK pins. |
| 10 | DV ${ }_{\text {DD }}$ | Positive supply voltage for digital logic, $+5 \mathrm{~V} \pm 5 \%$. |
| 11 | DGND | Digital Ground. Ground reference for digital circuitry. |
| 12 | CONVST | Convert Start. Logic Input. A low to high transition on this input puts the track/hold into its hold mode and starts conversion. |
| 13 | IDLEHI | Idle High. Level triggered input. This input controls the idle state of the serial clock. With the input high, data should be latched on the falling edge of SCLK. With the input low, data should be latched on the rising edge of SCLK. |
| 14 | 16/14B | 16 Clock/ 14 Clock. Digital Input. This input determines how many clock cycles will be used to complete a conversion. If the input is high the AD 7889 will take 16 clock cycles to complete a conversion. If the input is low the AD7889 will take 14 clock cycles to complete a conversion. |
| 15 | CONTCLK | Continuous Clock. Digital Input. This input tells the AD7889 whether a continuous or burst serial clock is being used. When the input is high the AD7889 expects to receive a continuous serial clock. When the input is low the AD7889 expects to receive either a burst of 16 or 14 serial clocks (depending on the state of $16 / 14 \mathrm{~B}$ ). |
| 16 | AGND | Analog Ground. Ground reference for analog circuitry. |

## TERMINOLOGY

## Signal to (Noise + Distortion) Ratio

This is the measured ratio of signal to (noise + distortion) at the output of the $\mathrm{A} / \mathrm{D}$ converter. The signal is the rms amplitude of the fundamental. Noise is the rms sum of all nonfundamental signals up to half the sampling frequency ( $\mathrm{f}_{\mathrm{S}} /$ www.d 2) exceluding dc. The ratio is dependent upon the number of quantization levels in the digitization process; the more levels, the smaller the quantization noise. The theoretical signal to (noise + distortion)
ratio for an ideal N -bit converter with a sine wave input is given by:

$$
\text { Signal to }(\text { Noise }+ \text { Distortion })=(6.02 N+1.76) d B
$$

Thus for a 12-bit converter, this is 74 dB .

## Total Harmonic Distortion

Total harmonic distortion (THD) is the ratio of the rms sum of harmonics to the fundamental. For the AD7889, it is defined as:

$$
\operatorname{THD}(\mathrm{dB})=20 \log \frac{\sqrt{\mathrm{~V}_{2}^{2}+\mathrm{V}_{3}^{2}+\mathrm{V}_{4}^{2}+\mathrm{V}_{5}^{2}+\mathrm{V}_{6}^{2}}}{\mathrm{~V}_{1}}
$$

where $V_{1}$ is the rms amplitude of the fundamental and $V_{2}$, $\mathrm{V}_{3}, \mathrm{~V}_{4}, \mathrm{~V}_{5}$ and $\mathrm{V}_{6}$ are the rms amplitudes of the second through the sixth harmonics.

## Peak Harmonic or Spurious Noise

Peak harmonic or spurious noise is defined as the ratio of the rms value of the next largest component in the ADC output spectrum (up to $\mathrm{f}_{\mathrm{S}} / 2$ and excluding dc) to the rms value of the fundamental. Normally, the value of this specification is determined by the largest harmonic in the spectrum, but for parts where the harmonics are buried in the noise floor, it will be a noise peak.

## Intermodulation Distortion

With inputs consisting of sine waves at two frequencies, fa and fb , any active device with nonlinearities will create distortion products at sum and difference frequencies of $\mathrm{mfa} \pm \mathrm{nfb}$ where $m, n=0,1,2,3$, etc. Intermodulation terms are those for which neither $m$ nor $n$ are equal to zero. For example, the second order terms include $(\mathrm{fa}+\mathrm{fb})$ and $(\mathrm{fa}-\mathrm{fb})$, while the third order terms include $(2 f a+f b),(2 f a-f b),(f a+2 f b)$ and (fa - 2fb).
The AD7889 is tested using two input frequencies away from the bottom end of the input bandwidth. In this case, the second and third order terms are of different significance. The second order terms are usually distanced in frequency from the original sine waves while the third order terms are usually at a frequency close to the input frequencies. As a result, the second and third order terms are specified separately. The calcu-
lation of the intermodulation distortion is as per the THD specification where it is the ratio of the rms sum of the individual distortion products to the rms amplitude of the fundamental expressed in dBs.

## Relative Accuracy

Relative accuracy or endpoint nonlinearity is the maximum deviation from a straight line passing through the endpoints of the ADC transfer function.

## Differential Nonlinearity

This is the difference between the measured and the ideal 1 LSB change between any two adjacent codes in the ADC.

## Positive Full-Scale Error (AD7889-1)

This is the deviation of the last code transition $(01 \ldots 110$ to $01 \ldots 111$ ) from the ideal $4 \times$ REF IN $-3 / 2$ LSB ( $\pm 10 \mathrm{~V}$ range) or $2 \times$ REF IN $-3 / 2 \mathrm{LSB}$ ( $\pm 5 \mathrm{~V}$ range) after the bipolar zero
error has been adjusted out.
Positive Full-Scale Error (AD7889-2)
This is the deviation of the last code transition ( $11 \ldots 110$ to $11 .$. 111) from the ideal REF IN - $3 / 2$ LSB ( 0 V to 2.5 V range) or $2 \times$ REF IN $-3 / 2 \mathrm{LSB}$ ( 0 V to 5 V range) after the unipolar offset error has been adjusted out.
Positive Full-Scale Error (AD7889-3)
This is the deviation of the last code transition $(01 \ldots 110$ to $01 \ldots 111$ ) from the ideal (REF IN $-3 / 2 \mathrm{LSB}$ ) after the bipolar zero error has been adjusted out.

## Bipolar Zero Error (AD7889-1, AD7889-3)

This is the deviation of the midscale transition (all 1 s to all 0 s ) from the ideal (AGND - $1 / 2 \mathrm{LSB}$ ).

## Unipolar Offset Error (AD7889-2)

This is the deviation of the first code transition ( $00 \ldots 000$ to $00 \ldots 001$ ) from the ideal (AGND + $1 / 2$ LSB).
Negative Full-Scale Error (AD7889-1)
This is the deviation of the first code transition ( $10 \ldots 000$ to $10 \ldots 001$ ) from the ideal $-4 \times \mathrm{REF} \mathrm{IN}+1 / 2 \mathrm{LSB}( \pm 10 \mathrm{~V}$ range) or $-2 \times$ REF IN $+1 / 2 \mathrm{LSB}$ ( $\pm 5 \mathrm{~V}$ range) after bipolar zero error has been adjusted out.
Negative Full-Scale Error (AD7889-3)
This is the deviation of the first code transition ( $10 \ldots 000$ to 10...001) from the ideal - REF IN + 1/2 LSB after bipolar zero error has been adjusted out.

## Track/Hold Acquisition Time

Track/Hold acquisition time is the time required for the output of the track/hold amplifier to reach its final value, within $\pm 1 / 2$ LSB, after the end of conversion (the point at which the track/hold returns to track mode). It also applies to situations where there is a step input change on the input voltage applied to the $\mathrm{V}_{\text {IN }}$ input of the AD 7889 . It means that the user must wait for the duration of the track/hold acquisition time after the end of conversion or after a step input change to $V_{\text {IN }}$ before starting another conversion, to ensure that the part operates to specification.

## CIRCUIT DESCRIPTION

The AD7889 is a fast, 12-bit single supply A/D converter. It provides the user with signal scaling, track/hold, reference, A/D converter and versatile interface logic functions on a single chip. The signal scaling on the AD7889-1 allows the part to handle either $\pm 5 \mathrm{~V}$ or $\pm 10 \mathrm{~V}$ input signals while operating from a single +5 V supply. The AD7889-2 handles either a 0 V to +2.5 V or 0 V to +5.0 V analog input range, while signal scaling on the AD7889-3 allows it to handle $\pm 2.5 \mathrm{~V}$ input signals when operating from a single supply. The part requires a +2.5 V reference which can be provided from the part's own internal reference or from an external reference source.
Conversion is initiated on the AD7889 by pulsing the CONVST input. On the rising edge of CONVST, the track/ hold goes from track mode to hold mode and the conversion sequence is started. At the end of conversion, the track/hold returns to tracking mode and the acquisition time begins. Conversion times for the part are $1.4 \mu \mathrm{~s}$ (Mode A) and $1.6 \mu \mathrm{~s}$ (Modes B-D) The track/hold acquisition time is 300 ns . This allows the AD7889 to operate at throughput rates up to 600 kSPS.

## Track/Hold Section

The track/hold amplifier on the AD7889 allows the ADC to accurately convert an input sine wave of full-scale amplitude to 12 -bit accuracy. The input bandwidth of the track/hold is greater than the Nyquist rate of the ADC even when the ADC is operated at its maximum throughput rate of 600 kHz (i.e., the track/hold can handle input frequencies in excess of 300 kHz ).
The track/hold amplifier acquires an input signal to 12 -bit accuracy in less than 300 ns. The operation of the track/hold is essentially transparent to the user. The track/hold amplifier goes from its tracking mode to its hold mode on the rising edge of CONVST. The aperture time for the track/hold (i.e., the delay time between the external CONVST signal and the track/hold actually going into hold) is typically 15 ns . At the end of conversion, the part returns to its tracking mode. The acquisition time of the track/hold amplifier begins at this point.

## Reference Section

The AD7889 contains a single reference pin, labelled VREF, which either provides access to the part's own +2.5 V reference or to which an external +2.5 V reference can be connected to provide the reference source for the part. The part is specified with a +2.5 V reference voltage. Errors in the reference source will result in gain errors in the AD7889's transfer function and will add to the specified full-scale errors on the part. On the AD7889-1 and AD7889-3, it will also result in an offset error injected in the attenuator stage.
The AD7889 contains an on-chip +2.5 V reference. To use this reference as the reference source for the AD7889, simply connect a $0.1 \mu \mathrm{~F}$ disc ceramic capacitor from the VREF pin to AGND. The voltage that appears at this pin is internally buffered before being applied to the ADC. If this reference is required for use external to the AD7889, it should be buffered as the part has a FET switch in series with the reference output resulting in a source impedance for this output of $5.5 \mathrm{k} \Omega$ nominal. The tolerance on the internal reference is $\pm 10 \mathrm{mV}$ at $25^{\circ} \mathrm{C}$ with a typical temperature coefficient of $25 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ and a maximum error over temperature of $\pm 25 \mathrm{mV}$.

If the application requires a reference with a tighter tolerance or the AD7889 needs to be used with a system reference, then the user has the option of connecting an external reference to this VREF pin. The external reference will effectively overdrive the internal reference and thus provide the reference source for the ADC. The reference input is buffered before being applied to the ADC with the maximum input current is $\pm 100 \mu \mathrm{~A}$. Suitable reference sources for the AD7889 include the AD680, AD780 and REF43 precision +2.5 V references.

## INTERFACING

The part has a versatile serial 3 wire interface with four modes of operation. The modes are selected using the CONTCLK and $16 / 14 \mathrm{~B}$ pins. The serial interface can be set up to use either a continuous or burst clock. With CONTCLK at a logic 1 the AD7889 expects a continuous serial clock to be provided. With CONTCLK at a logic 0 the AD7889 expects a burst serial clock to be provided. Table I shows the interface modes available.

## Table I. AD7889 Interface Modes

| Interface |  |  |
| :--- | :---: | :---: |
| Mode | $16 / 14 \mathrm{~B}$ | CONTCLK |
| Mode A | 0 | 0 |
| Mode B | 0 | 1 |
| Mode C | 1 | 0 |
| Mode D | 1 | 1 |

Figures 2a-2d show the timing diagrams for reading from the AD7889 in the various serial interface modes. RFS is driven low as the AD7889 outputs the data.

## MODE A Description.

The AD7889 can be used in Mode A by connecting CONTCLK and 16/14B to logic 0. In this mode the AD7889 provides a burst SCLK. The conversion is initiated by pulsing CONVST. 14 SCLK pulses are provided to output the conversion result. After the first two rising edges of SLCK (assuming IDLEHI $=1$ ) the RFS signal is asserted. The conversion result is available on the next 12 falling SCLK edges.

## MODE B Description.

The AD7889 can be used in Mode B by connecting CONTCLK to logic 1 and $16 / 14 \mathrm{~B}$ to logic 0 . In this mode the AD7889 expects a continuous SCLK to be provided. The conversion is initiated by pulsing CONVST. The RFS signal is asserted after the first rising edge of the SCLK following a CONVST.The following 14 clock cycles contain the conversion result with the first two bits being don't cares. The 15th rising edge after the CONVST will bring the RFS back high.

## MODE C Description.

The AD7889 can be used in Mode C by connecting CONTCLK to logic 0 and $16 / 14 \mathrm{~B}$ to logic 1 . In this mode the AD7889 expects a burst SCLK to be provided. The conversion is initiated by pulsing CONVST. The RFS signal is then asserted and 16 serial clocks should be provided. The conversion result will be valid on the falling edges of the 16 clock cycles (assuming IDLEHI = 1 ). When the clock returns to its idle state (dependent on IDLEHI) the RFS will return high.


Figure 3a. Mode A Timing Diagram (IDLEHI=1)


Figure 3b. Mode B Timing Diagram (IDLEHI=1)


Figure 3c. Mode C Timing Diagram (IDLEHI=1)


Figure 3d. Mode D Timing Diagram (IDLEHI=1)

## MODE D Description.

The AD7889 can be used in Mode D by connecting CONTCLK and 16/14B to logic 1. In this mode the AD7889 expects a continuous SCLK to be provided.The conversion is initiated by pulsing CONVST. The first rising edge of the SCLK following the CONVST causes the RFS to be asserted. The conversion result is available on the next 16 falling edges of SCLK (assuming IDLEHI =1). The RFS returns back high on the rising edge following the last bit of data.

## Analog Input Section

The AD7889 is offered as three part types allowing for five different analog input voltage ranges. The AD7889-1 handles either $\pm 5 \mathrm{~V}$ or $\pm 10 \mathrm{~V}$ input voltage ranges. The AD7889-2 handles either 0 V to +2.5 V or 0 V to +5 V input voltage ranges while the AD7889-3 handles an input range of $\pm 2.5 \mathrm{~V}$.

## AD7889-1

Figure 3 shows the analog input section for the AD7889-1. The analog input range is pin-strappable (using $\mathrm{V}_{\mathrm{IN} 2}$ ) for either $\pm 5 \mathrm{~V}$ or $\pm 10 \mathrm{~V}$ on the $\mathrm{V}_{\mathrm{IN} 1}$ input. With $\mathrm{V}_{\mathrm{IN} 2}$ connected to AGND, the input range on $\mathrm{V}_{\mathrm{IN} 1}$ is $\pm 10 \mathrm{~V}$, and the input resistance on $\mathrm{V}_{\mathrm{IN} 1}$ is $25 \mathrm{k} \Omega$ nominal. With $\mathrm{V}_{\mathrm{IN} 2}$ connected to $\mathrm{V}_{\mathrm{IN} 1}$, the input range on $\mathrm{V}_{\mathrm{IN} 1}$ is $\pm 5 \mathrm{~V}$, and the input resistance on $\mathrm{V}_{\mathrm{IN} 1}$ is $15 \mathrm{k} \Omega$ nominal. As a result, the $\mathrm{V}_{\mathrm{IN} 1}$ and $\mathrm{V}_{\mathrm{IN} 2}$ inputs should be driven from a low impedance source. The resistor attenuator stage is followed by the high input impedance stage of the track/hold amplifier. This resistor attenuator stage allows the input voltage to go to $\pm 17 \mathrm{~V}$ without damaging the AD7889-1.


Figure 3. AD7889-1 Analog Input Structure
The designed code transitions occur midway between successive integer LSB values (i.e., $1 / 2 \mathrm{LSB}, 3 / 2 \mathrm{LSB}$, $5 / 2 \mathrm{LSB}$ ). Output coding is 2 s complement binary with $1 \mathrm{LSB}=\mathrm{FSR} /$ $4096=20 \mathrm{~V} / 4096=4.88 \mathrm{mV}$ for the $\pm 10 \mathrm{~V}$ range and $1 \mathrm{LSB}=\mathrm{FSR} / 4096=10 \mathrm{~V} / 4096=2.44 \mathrm{mV}$ for the $\pm 5 \mathrm{~V}$ range. The ideal input/output transfer function for the AD7889-1 is shown in Table II.

Preliminary Technical Information
Table II. Ideal Input/Output Code Table for the AD7889-1

| Analog Input | Digital Output <br> Code Transition |
| :--- | :--- |
| +FSR/2 - 3/2 LSB ${ }^{1,2}(9.99268 \text { or } 4.99634)^{3}$ | $011 \ldots 110$ to $011 \ldots 111$ |
| +FSR/2 - 5/2 LSBs $(9.98779$ or 4.99390$)$ | $011 \ldots 101$ to $011 \ldots 110$ |
| +FSR/2 - 7/2 LSBs $(9.98291$ or 4.99146$)$ | $011 \ldots 100$ to $011 \ldots 101$ |
| AGND + 3/2 LSB $(0.00732$ or 0.00366$)$ | $000 \ldots 001$ to $000 \ldots 010$ |
| AGND + 1/2 LSB $(0.00244$ or 0.00122$)$ | $000 \ldots 000$ to $000 \ldots 001$ |
| AGND - 1/2 LSB $(-0.00244$ or -0.00122$)$ | $111 \ldots 111$ to $000 \ldots 000$ |
| AGND - 3/2 LSB $(-0.00732$ or -0.00366$)$ | $111 \ldots 110$ to $111 \ldots 111$ |
| -FSR/2 + 5/2 LSB $(-9.98779$ or -4.99390$)$ | $100 \ldots 010$ to $100 \ldots 011$ |
| -FSR/2 + 3/2 LSB $(-9.99268$ or -4.99634$)$ | $100 \ldots 001$ to $100 \ldots 010$ |
| -FSR/2 + 1/2 LSB $(-9.99756$ or -4.99878$)$ | $100 \ldots 000$ to $100 \ldots 001$ |

NOTES
${ }^{1} \mathrm{FSR}$ is full-scale range and $\mathrm{VREF}=+2.5 \mathrm{~V}$, is 20 V for the $\pm 10 \mathrm{~V}$ range and 10 V for the $\pm 5 \mathrm{~V}$ range.
${ }^{2} 1 \mathrm{LSB}=\mathrm{FSR} / 4096=4.88 \mathrm{mV}( \pm 10 \mathrm{~V}$ range $)$ and $2.44 \mathrm{mV}( \pm 5 \mathrm{~V}$ range $)$ with VREF $=+2.5 \mathrm{~V}$.
${ }^{3} \pm 10 \mathrm{~V}$ range or $\pm 5 \mathrm{~V}$ range.

## AD7889-2

Figure 4 shows the analog input section for the AD7889-2. The analog input range is pin-strappable (using $\mathrm{V}_{\mathrm{IN} 2}$ ) for either 0 V to +2.5 V or 0 V to +5 V . With $\mathrm{V}_{\mathrm{IN} 2}$ connected to AGND, the input range on $\mathrm{V}_{\mathrm{IN} 1}$ is 0 V to +5 V , and the input resistance on $\mathrm{V}_{\mathrm{IN} 1}$ is $11 \mathrm{k} \Omega$ nominal. With $\mathrm{V}_{\mathrm{IN} 2}$ connected to $\mathrm{V}_{\mathrm{IN} 1}$, the input range on $\mathrm{V}_{\text {IN } 1}$ is 0 V to 2.5 V , and the input resistance on $\mathrm{V}_{\mathrm{IN} 1}$ is $2.75 \mathrm{k} \Omega$ nominal. As a result, the $\mathrm{V}_{\mathrm{IN} 1}$ and $\mathrm{V}_{\mathrm{IN} 2}$ inputs should be driven from a low impedance source. The resistor attenuator stage is followed by the high input impedance stage of the track/hold amplifier. This resistor attenuator stage allows the input voltage to go to +7 V without damaging the AD7889-2.


Figure 4. AD7889-2 Analog Input Structure
Once again, the designed code transitions occur midway between successive integer LSB values (i.e., $1 / 2 \mathrm{LSB}, 3 / 2 \mathrm{LSB}$, $5 / 2$ LSBs). Output coding is straight (natural) binary with $1 \mathrm{LSB}=\mathrm{FSR} / 4096=2.5 \mathrm{~V} / 4096=0.61 \mathrm{mV}$, for the 0 V to 2.5 V range and $1 \mathrm{LSB}=\mathrm{FSR} / 4096=5 \mathrm{~V} / 4096=1.22 \mathrm{mV}$, for the 0 V to 5 V range. The ideal input/output transfer function for the AD7889-2 is shown in Table III.

Table III. Ideal Input/Output Code Table for the AD7889-2

| Analog Input | Digital Output Code Transition |
| :---: | :---: |
| www.d_FFSRei3/2. dSSB $^{1,2}(4.998169 \mathrm{~V})$ | $111 \ldots 110$ to $111 \ldots 111$ |
| +FSR - 5/2 LSBs (4.996948 V) | $111 \ldots 110$ to $111 \ldots 110$ |
| +FSR - 7/2 LSBs (4.995728 V) | $111 \ldots 100$ to $111 \ldots 101$ |
| AGND $+5 / 2$ LSB (0.003052 V) | $000 \ldots 010$ to $010 \ldots 011$ |
| AGND + 3/2 LSB (0.01832 V) | $000 \ldots 001$ to $001 \ldots 010$ |
| AGND + 1/2 LSB ( 0.000610 V ) | $000 \ldots 000$ to $000 \ldots 001$ |
| +FSR - 3/2 LSB ${ }^{2,3}$ (2.499084 V) | $111 \ldots 110$ to $111 \ldots 111$ |
| +FSR - 5/2 LSBs (2.498474 V) | $111 \ldots 110$ to $111 \ldots 110$ |
| +FSR - 7/2 LSBs (2.497864 V) | $111 \ldots 100$ to $111 \ldots 101$ |
| AGND $+5 / 2$ LSB (0.001526 V) | $000 \ldots 010$ to $010 \ldots 011$ |
| AGND $+3 / 2$ LSB (0.00916 V) | $000 \ldots 001$ to $001 \ldots 010$ |
| AGND + 1/2 LSB (0.000305 V) | $000 \ldots 000$ to $000 \ldots 001$ |

NOTES
${ }^{1}$ FSR is full-scale range and is 5 V with VREF $=+2.5 \mathrm{~V}$.
${ }^{2}{ }^{1}$ LSB $=$ FSR/4096 $=1.22 \mathrm{mV}$ ( 0 V to +5 V range) and 0.61 mV ( 0 V to 2.5 V range) with VREF $=+2.5 \mathrm{~V}$.
${ }^{3}$ FSR is full-scale range and is 2.5 V with VREF $=+2.5 \mathrm{~V}$.

## AD7889-3

Figure 5 shows the analog input section for the AD7889-3. The analog input range is $\pm 2.5 \mathrm{~V}$ on the $\mathrm{V}_{\mathrm{IN} 1}$ input. The $\mathrm{V}_{\mathrm{IN} 2}$ input can be left unconnected but if it is connected to a potential then that potential must be AGND. The input resistance on the $\mathrm{V}_{\mathrm{IN} 1}$ is $2.75 \mathrm{k} \Omega$ nominal. As a result, the $\mathrm{V}_{\mathrm{IN} 1}$ input should be driven from a low impedance source. The resistor attenuator stage is followed by the high input impedance stage of the track/hold amplifier. This resistor attenuator stage allows the input voltage to go to $\pm 7 \mathrm{~V}$ without damaging the AD7889-3.


Figure 5. AD7889-3 Analog Input Structure
The designed code transitions occur midway between successive integer LSB values (i.e., $1 / 2 \mathrm{LSB}, 3 / 2 \mathrm{LSB}$, $5 / 2 \mathrm{LSB}$ ). Output coding is 2 s complement binary with $1 \mathrm{LSB}=\mathrm{FSR} /$ $4096=5 \mathrm{~V} / 4096=1.22 \mathrm{mV}$ with $\mathrm{VREF}=+2.5 \mathrm{~V}$. The ideal input/output transfer function for the AD7889-3 is shown in Table IV.

Table IV. Ideal Input/Output Code Table for the AD7889-3

| Analog Input | Digital Output <br> Code Transition |
| :--- | :--- |
| +FSR/2 - 3/2 LSB ${ }^{1,2}(2.49817)$ | $011 \ldots 110$ to $011 \ldots 111$ |
| +FSR/2 - 5/2 LSBs $(2.49695)$ | $011 \ldots 110$ to $011 \ldots 110$ |
| +FSR/2 - 7/2 LSBs $(2.49573)$ | $011 \ldots 110$ to $011 \ldots 101$ |
| AGND + 3/2 LSB $(0.00183)$ | $000 \ldots 001$ to $000 \ldots 010$ |
| AGND + 1/2 LSB $(0.00061)$ | $000 \ldots 000$ to $000 \ldots 001$ |
| AGND - 1/2 LSB $(-0.00061)$ | $111 \ldots 111$ to $000 \ldots 000$ |
| AGND $-3 / 2$ LSB $(-0.00183)$ | $111 \ldots 110$ to $111 \ldots 111$ |
| -FSR/2 + 5/2 LSB $(-2.49695)$ | $100 \ldots 010$ to $100 \ldots 011$ |
| -FSR/2 + 3/2 LSB $(-2.49817)$ | $100 \ldots 001$ to $100 \ldots 010$ |
| -FSR/2 $+1 / 2$ LSB $(-2.49939)$ | $100 \ldots 000$ to $100 \ldots 001$ |

## NOTES

${ }^{1} \mathrm{FSR}$ is full-scale range and is 5 V with VREF $=+2.5 \mathrm{~V}$.
${ }^{2} 1 \mathrm{LSB}=\mathrm{FSR} / 4096=1.22 \mathrm{mV}$ with $\mathrm{VREF}=+2.5 \mathrm{~V}$.

## MICROPROCESSOR INTERFACING

The AD7889 features a high speed serial interfaces with four modes of operation, allowing considerable flexibility in interfacing to microprocessor systems.
Figures 6, 7 and 8 show some typical interface circuits between the AD7889 and popular DSP processors. The CONVST signal can be generated by a flag pin from the DSP or by external hardware controlled by a timer.

## AD7889 to ADSP-21XX Interface

Figure 6 shows a serial interface between the AD7889 and the ADSP-21XX family of DSP processors. TheAD7889 is operating in Mode A (maximum throughput) and the RFS and SCLK signals are inputs to the DSP. The flag pin FL0 (controlled by an internal timer routine) is used to provide the CONVST. Pulsing CONVST starts conversion and data is provided on the subsequent clock edges.


Figure 6. AD7889 to ADSP-21XX Interface

## AD7889 to TMS320C20 Interface

Figure 7 shows the interface between the AD7889 (again in Mode A) and the TMS320C20 DSP processor. Here a timer is used to generate the CONVSTpulse to ensure equidistant sampling. For the TMS320C20 the CLKX, CLKR, FSX and FSR should all be configured as inputs. The CLKX and CLKR should be connected together as should the FSX and FSR.


Figure7. AD7889 to TMS320C20 Interface

## AD7889 to DSP56000 Interface

Figure 8 shows the interface between the AD7889 and the DSP56000 DSP processor.Again a timer is used to start conversion and the data is clocked on the subsuquent clock edges.


Figure 8. AD7889 to DSP56000 Interface

## Grounding and Layout

The analog and digital supplies to the AD7889 are independent and separately pinned out to minimize coupling between the analog and digital sections of the device. The part exhibits good immunity to noise on the supplies but care must still be taken with regard to grounding and layout especially when using switching mode supplies.
The printed circuit board which houses the AD7889 should be designed such that the analog and digital sections are separated and confined to certain areas of the board. This facilitates the use of ground planes which can be separated easily. A minimum etch technique is generally best for ground planes as it gives the best shielding. Digital and analog ground planes should only be joined in one place. If the AD7889 is the only device requiring an AGND to DGND connection, then the ground planes should be connected at the AGND and DGND
pins of the AD 7889 . If the AD 7889 is in a system where multiple devices require AGND to DGND connections, the connection should still be made at one point only, a star ground point which should be established as close as possible to the AD7889.

Avoid running digital lines under the device as these will couple noise onto the die. The analog ground plane should be allowed to run under the AD7889 to avoid noise coupling. The power supply lines to the AD7889 should use as large a trace as possible to provide low impedance paths and reduce the effects of glitches on the power supply line. Fast switching signals like clocks should be shielded with digital ground to avoid radiating noise to other sections of the board and clock signals should never be run near the analog inputs. Avoid crossover of digital and analog signals. Traces on opposite sides of the board should run at right angles to each other. This will reduce the effects of feedthrough through the board. A microstrip technique is by far the best but is not always possible with a double-sided board. In this technique, the component side of the board is dedicated to ground planes while signals are placed on the solder side.
Good decoupling is important when using high resolution ADCs. All analog supplies should be decoupled with $10 \mu \mathrm{~F}$ tantalum in parallel with $0.1 \mu \mathrm{~F}$ capacitors to AGND. To achieve the best from these decoupling components, they have to be placed as close as possible to the device, ideally right up against the device. All logic chips should be decoupled with $0.1 \mu \mathrm{~F}$ disc ceramic capacitors to DGND.In systems where a common supply is used to drive both the $A V_{D D}$ and $D V_{D D}$ of the AD7889, it is recommended that the systems AVDD supply is used. In this case there should be a $10 \Omega$ resistor between the $A V_{D D}$ pin and $D V_{D D}$ pin. This supply should have the recommended analog supply decoupling capacitors between the $V_{D D}$ pin of the AD7889 and AGND and the recommended digital supply decoupling capacitor between the $\mathrm{V}_{\mathrm{DD}}$ pin of the AD7889 and DGND.

## Evaluating the AD7889 Performance

The recommended layout for the AD7889 is outlined in the evaluation board for the AD7889. The evaluation board package includes a fully assembled and tested evaluation board, documentation and software for controlling the board from a PC using the EVAL-CONTROL BOARD. The EVALCONTROL BOARD can be used in conjunction with the AD7889 evaluation board, as well as many other Analog Devices evaluation boards ending in the CB designator. Using the EVAL-CONTROL BOARD with the AD7889 evaluation board allows the user to evaluate the ac and dc performance of the AD7889 on a PC.
The software provided with the evaluation board allows the user to perform ac (Fast Fourier Transform) and dc (histogram of codes) tests on the AD7889. The evaluation board can also be used in a stand-alone fashion without the EVAL-CONTROL BOARD but in this case, the user has to write their own software to evaluate the part. There are three versions of the evaluation board available, one for the AD7889-1, one for the AD7889-2 and one for the AD7889-3. The order numbers for the evaulation boards are EVAL-AD7889-1CB, EVAL-AD7889-2CB and EVAL-AD7889-3CB.

